# **Experiment 2**

### Part 1 (5 points)

You are to implement the stream cipher Trivium. The cipher is described in detail in http://www.ecrypt.eu.org/stream/p3ciphers/trivium/trivium\_p3.pdf

The following block diagram and pseudocode describe the keystream generator part of the cipher. The pseudocode describes also the way of calculating ciphertext bits based on the message and keystream bits.



$$u1 \leftarrow t1 + s91 \cdot s92 + s171$$

```
\begin{split} &u2 \leftarrow t2 + s175 \cdot s176 + s264 \\ &u3 \leftarrow t3 + s286 \cdot s287 + s69 \\ &(s1, s2, \dots, s93) \leftarrow (u3, s1, \dots, s92) \\ &(s94, s95, \dots, s177) \leftarrow (u1, s94, \dots, s176) \\ &(s178, s279, \dots, s288) \leftarrow (u2, s178, \dots, s287) \end{split}
```

#### end for

+ represents xor, N is the number of bits of the message,

mi denotes an i-th bit of the message, ci – an i-th bit of the ciphertext, zi – an i-th bit of the keystream.

s1-s288 are the output values of the individual bits in the shift register. The last 3 lines within the for loop in the above pseudocode represent the actual shifting.

Everything in the loop occurs every clock cycle.

In order to initialize the circuit, the first 80 bits starting at s1 are loaded with the key. The IV is loaded into another 80 bits starting from s94 to keep the keystream unique, and the remaining bits are 0 except for 286-288 which are 1. Then, pseudocode above is run for 4 complete cycles (288\*4 clock cycles).

<u>http://www.ecrypt.eu.org/stream/triviumpf.html</u> provides a link to a reference implementation in C, which you should use to generate additional test vectors.

The interface and control unit of the circuit you are to build are shown below:



The testbench should first send the key, then send the IV based on the loading\_key and loading\_iv signals, via the key\_iv signal 1 bit at a time.

The signal named 'loading' determines whether or not to enable all registers or only the ones enabled via Id\_key or Id\_iv. It also controls muxes that are to be placed between the xor gate before s1 and s94 in the diagram above (not shown) in the diagram to load the key.

## Part 2 (1 bonus point)

Redesign the above circuit, so it generates two bits of an output in a single clock cycle, as described in the lab slides.

# Part 3 (1 bonus point on top of Part 2, 2 bonus points without separate Part 2)

Redesign the above circuit, so it generates k bits of an output in a single clock cycle, where k is a divisor of 288, smaller or equal to 64. The value of k should be passed to the design entity as a generic.

### Tasks and Deliverables:

As a part of the design process for the dataflow description:

- 1. Draw a complete block diagram of your circuit, including components necessary to switch between initialization mode and encryption mode.
- 2. Translate your block diagram into a synthesizable VHDL code.
- 3. Develop a comprehensive testbench for your circuit, and test it using at least two different test vectors.

### In the lab report include:

- 1. Complete block diagram of your circuit, including the names of all signals and ports used in your VHDL code.
- 2. VHDL source codes for the circuit description (electronic versions submitted using Blackboard)
- 3. Testbench and waveforms from the functional simulation <u>using ModelSim</u> (electronic versions submitted using Blackboard).

## **Important Dates**

|                                                     | Monday<br>section | Tuesday<br>section | Wednesday section | Thursday section |
|-----------------------------------------------------|-------------------|--------------------|-------------------|------------------|
| Hands-on Session and Introduction to the Experiment | 02/01/2010        | 02/02/2010         | 02/03/2010        | 02/04/2010       |
| Demonstration<br>and<br>Deliverables<br>Due         | 02/15/2010        | 02/16/2010         | 02/17/2010        | 02/18/2010       |